# PROCESSOR DESIGN PROJECT CENG - 3010

# COMPUTER ORGANIZATION PROJECT GROUP MEMBERS

İLKAY TÜRE - 192010020035 FURKAN ALİ TUNÇ - 192010020011 HATİCE BETÜL ESEROĞLU - 192010020100

#### R - TYPE

| Opcode | Rs     | Rt     | Rd     | Shampt |
|--------|--------|--------|--------|--------|
| 5 bits | 3 bits | 3 bits | 3 bits | 2 bits |

#### J - TYPE

| Opcode | Target  |
|--------|---------|
| 5 bits | 11 bits |

#### I - TYPE

| Opcode | Rs     | Rt     | Immediate |
|--------|--------|--------|-----------|
| 5 bits | 3 bits | 3 bits | 5 bits    |

#### **REGISTERS**

| Reg Number | Name   |
|------------|--------|
| 0          | \$zero |
| 1          | \$tO   |
| 2          | \$t1   |
| 3          | \$t2   |
| 4          | \$s0   |
| 5          | \$s1   |
| 6          | \$sp   |
| 7          | \$ra   |
|            | рс     |

#### **OPCODES**

| INSTRUCTION | OPCODE | DESCRIPTION                                |
|-------------|--------|--------------------------------------------|
| add         | 00000  | R[rd] = R[rs] + R[rt]                      |
| sub         | 00001  | R[rd] = R[rs] - R[rt]                      |
| and         | 00010  | R[rd] = R[rs] & R[rt]                      |
| or          | 00011  | $R[rd] = R[rs] \mid R[rt]$                 |
| xor         | 00100  | $R[\$rd] \leftarrow R[\$rs] \land R[\$rt]$ |
| sll         | 00101  | $R[\$rd] \leftarrow R[\$rt] << shamt$      |
| srl         | 00110  | $R[\$rd] \leftarrow R[\$rt] >> shamt$      |
| jr          | 00111  | PC=R[ra]                                   |

| INSTRUCTION | OPCODE | DESCRIPTION                               |
|-------------|--------|-------------------------------------------|
| j           | 01001  | PC=JumpAddr                               |
| jal         | 01010  | \$ra=PC+2, PC=JumpAddr                    |
| lw          | 01011  | R[rt] = M[R[rs] + SignExtImm]             |
| sw          | 01100  | M[R[rs]+SignExtImm] = R[rt]               |
| addi        | 01101  | R[rt] = R[rs] + SignExtImm                |
| andi        | 01110  | $R[\$rt] \leftarrow R[\$rs] \& \{imm\}$   |
| ori         | 01111  | $R[\$rt] \leftarrow R[\$rs] \mid \{imm\}$ |
| bne         | 10000  | if(R[rs]!=R[rt]) PC=PC+2+BranchAddr       |
| beq         | 10001  | if(R[rs]==R[rt]) PC=PC+2+BranchAddr       |

## ALU CONTROL

| ALU Operation | ALU Cntrl |
|---------------|-----------|
| Add           | 000       |
| Sub           | 001       |
| And           | 010       |
| Xor           | 011       |
| Or            | 100       |
| SII           | 101       |
| Srl           | 110       |

# Processor Control Unit Design

| Instructio | Reg | ALU | Mem to | Reg   | Mem  | Mem   | Branch | ALU | Jump | Jal |
|------------|-----|-----|--------|-------|------|-------|--------|-----|------|-----|
| n          | Dst | Src | Reg    | Write | Read | Write |        | Op  | Mux  | Mux |
| add        | 1   | 0   | 0      | 1     | 0    | 0     | 0      | 000 | 0    | 0   |
| sub        | 1   | 0   | 0      | 1     | 0    | 0     | 0      | 001 | 0    | 0   |
| and        | 1   | 0   | 0      | 1     | 0    | 0     | 0      | 010 | 0    | 0   |
| or         | 1   | 0   | 0      | 1     | 0    | 0     | 0      | 100 | 0    | 0   |
| xor        | 1   | 0   | 0      | 1     | 0    | 0     | 0      | 011 | 0    | 0   |
| sll        | 1   | 2   | 0      | 1     | 0    | 0     | 0      | 101 | 0    | 0   |
| srl        | 1   | 2   | 0      | 1     | 0    | 0     | 0      | 110 | 0    | 0   |
| jr         | X   | X   | X      | 0     | 0    | 0     | 0      | 111 | 2    | 0   |

| Instruction | Reg | ALU | Memto | Reg   | Mem  | Mem   | Branch | ALUOp | Jump | Jal |
|-------------|-----|-----|-------|-------|------|-------|--------|-------|------|-----|
|             | Dst | Src | Reg   | Write | Read | Write |        |       | Mux  | Mux |
| addi        | 0   | 1   | 0     | 1     | 0    | 0     | 0      | 000   | 0    | 0   |
| andi        | 0   | 1   | 0     | 1     | 0    | 0     | 0      | 001   | 0    | 0   |
| ori         | 0   | 1   | 0     | 1     | 0    | 0     | 0      | 010   | 0    | 0   |
| lw          | 0   | 1   | 1     | 1     | 1    | 0     | 0      | 000   | 0    | 0   |
| sw          | X   | 1   | X     | 0     | 0    | 1     | 0      | 000   | 0    | 0   |
| beq         | X   | 0   | X     | 0     | 0    | 0     | 1      | 001   | 0    | 0   |
| bne         | X   | 0   | X     | 0     | 0    | 0     | 1      | 001   | 0    | 0   |

| Instruction | Reg<br>Dst | ALUSr<br>c | Memto<br>Reg | Reg<br>Write | MemR<br>ead | Mem<br>Write | Branc<br>h | ALUO<br>p | Jump<br>Mux | Jal<br>Mux |
|-------------|------------|------------|--------------|--------------|-------------|--------------|------------|-----------|-------------|------------|
| j           | x          | x          | X            | 0            | 0           | 0            | 0          | X         | 1           | 0          |
| jal         | 0          | X          | X            | 1            | 0           | 0            | X          | X         | 1           | 1          |



## Arithmetic (add \$rd, \$rs, \$rt)



#### IMMEDIATE (addi \$rt, \$rs, imm)



## LOAD (lw \$rt, imm(\$rs))



# STORE ( sw \$rt, imm(\$rs) )



# BRANCH (bne \$rs, \$rt, imm)



# JUMP (j address)



# All Together



#### Control for Instruction Fetch



# Control for Arithmetic (add \$rd, \$rs, \$rt)



#### Instruction Fetch at End



#### Control for Arithmetic Immediate (addi \$rt, \$rs, imm)



# Control for Load ( lw \$rt, imm(\$rs) )



## Control for Store (sw \$rt, imm(\$rs))



### Control for Branch (bne \$rs, \$rt, imm)



# Control for Jump (j address)



## JAL (jal address)



# JR (jr \$ra)



## SHIFT AMOUNT (sll \$rd, \$rt, shamt)





## THANK YOU!